SCDS038I - DECEMBER 1997 - REVISED OCTOBER 2003 - Standard '126-Type Pinout - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-up Performance Exceeds 100 mA per JESD 78, Class II NC - No internal connection ### description/ordering information The SN74CBTLV3126 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable (OE) input is low. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|-------------------------------------------|---------------|--------------------------|---------------------|--| | | QFN – RGY Tape and reel SN74CBTLV3126RGYR | | SN74CBTLV3126RGYR | CL126 | | | –40°C to 85°C | SOIC - D | Tube | SN74CBTLV3126D | ODTI \ /0400 | | | | 201C - D | Tape and reel | SN74CBTLV3126DR | CBTLV3126 | | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTLV3126DBQR | CL126 | | | | TSSOP – PW | Tape and reel | SN74CBTLV3126PWR | CL126 | | | | TVSOP – DGV | Tape and reel | SN74CBTLV3126DGVR | CL126 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | | | |-------------|-----------------|--|--| | L | Disconnect | | | | Н | A port = B port | | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## logic diagram (positive logic) Pin numbers shown are for the D, DGV, PW, and RGY packages. ## simplified schematic, each FET switch SCDS038I - DECEMBER 1997 - REVISED OCTOBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |--------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 4.6 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O}$ < 0) | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 86°C/W | | (see Note 2): DBQ package | 90°C/W | | (see Note 2): DGV package | 127°C/W | | (see Note 2): PW package | 113°C/W | | (see Note 3): RGY package | 47°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-----------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | ., | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 1.7 | | | VIH | High-level control input voltage VCC = 2.7 V to 3.6 V | | 2 | | V | | ., | Low level control forest voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | | V <sub>IL</sub> | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | 0.8 | V | | T <sub>A</sub> Operating free-air temperature | | -40 | 85 | °C | | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | | MIN | TYP‡ | MAX | UNIT | | |---------------------|----------------|--------------------------------------------------------------|----------------------------------------|----------------------------------------|------|-----|------|----| | VIK | | $V_{CC} = 3 V$ , | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | V | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 2.5 | | pF | | C <sub>io(OFI</sub> | F) | $V_{O} = 3 \text{ V or } 0,$ | OE = GND | | | 7 | | pF | | | | ., | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | . ¶ | | 111 at v(( = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | Ω | | r <sub>on</sub> ¶ | | V <sub>CC</sub> = 3 V V <sub>I</sub> = 0 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>I</sub> = 64 mA | | 5 | 7 | 22 | | | V = U | | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}C$ . <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>3.</sup> The package thermal impedance is calculated in accordance with JESD 51-5. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. ## SN74CBTLV3126 LOW-VOLTAGE QUADRUPLE FET BUS SWITCH SCDS038I - DECEMBER 1997 - REVISED OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = ± 0.3 | | UNIT | |-------------------|-----------------|----------------|-------------------|--------------|-------------------------|------|------| | | (1141 01) | (0011 01) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | OE | A or B | 1.6 | 4.5 | 1.9 | 4.2 | ns | | <sup>t</sup> dis | OE | A or B | 1.3 | 4.7 | 1 | 4.8 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | $2 \times V_{CC}$ | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |--------------|-------|-------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads. - E. Package complies to JEDEC MO-241 variation BA. #### D (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **8 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 #### DBQ (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-137. ## PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated